Re: Aufgaben und Übungen,

Image quine20240106
Image Screenshot_20240106_112716

 0 0 0 0 0    0
 1 0 0 0 1    1
 2 0 0 1 0    0
 3 0 0 1 1    0
 4 0 1 0 0    1
 5 0 1 0 1    0
 6 0 1 1 0    1
 7 0 1 1 1    1
 8 1 0 0 0    1
 9 1 0 0 1    1
10 1 0 1 0    0
11 1 0 1 1    0
12 1 1 0 0    1
13 1 1 0 1    1
14 1 1 1 0    1
15 1 1 1 1    1


 1 0 0 0 1    1
 4 0 1 0 0    1
 6 0 1 1 0    1
 7 0 1 1 1    1
 8 1 0 0 0    1
 9 1 0 0 1    1
12 1 1 0 0    1
13 1 1 0 1    1
14 1 1 1 0    1
15 1 1 1 1    1

Guppe 1:
 1 0 0 0 1    1
 4 0 1 0 0    1
 8 1 0 0 0    1
Gruppe 2:
 6 0 1 1 0    1
 9 1 0 0 1    1
12 1 1 0 0    1
Gruppe 3:
 7 0 1 1 1    1
13 1 1 0 1    1
14 1 1 1 0    1
Gruppe 4:
15 1 1 1 1    1

Guppe 1:
 1 0 0 0 1    1
 4 0 1 0 0    1
 8 1 0 0 0    1
Gruppe 2:
 9 1 0 0 1    1
 6 0 1 1 0    1
12 1 1 0 0    1
Gruppe 3:
 7 0 1 1 1    1
14 1 1 1 0    1
13 1 1 0 1    1
Gruppe 4:
15 1 1 1 1    1

1:9         - 0 0 1
4:6         0 1 - 0
4:12        - 1 0 0
8:9         1 0 0 -
8:12        1 - 0 0
9:13        1 - 0 1
6:7         0 1 1 -
6:14        - 1 1 0
12:14       1 1 - 0
12:13       1 1 0 -
7:15        - 1 1 1
14:15       1 1 1 -
1315        1 1 - 1



1:9         - 0 0 1
4:12        - 1 0 0
6:14        - 1 1 0
7:15        - 1 1 1
8:12        1 - 0 0
9:13        1 - 0 1
4:6         0 1 - 0
1315        1 1 - 1
12:14       1 1 - 0
6:7         0 1 1 -
12:13       1 1 0 -
14:15       1 1 1 -
8:9         1 0 0 -


Gruppe 1:
1:9         - 0 0 1
4:12        - 1 0 0
Gruppe 2:
6:14        - 1 1 0
Gruppe 3:
7:15        - 1 1 1

Gruppe 1:
8:12        1 - 0 0
Gruppe 2:
9:13        1 - 0 1

Gruppe 1:
4:6         0 1 - 0
Gruppe 2:
12:14       1 1 - 0
Gruppe 3:
1315        1 1 - 1

Gruppe 1:
8:9         1 0 0 -
Gruppe 2:
6:7         0 1 1 -
12:13       1 1 0 -
Gruppe 3:
14:15       1 1 1 -




Gruppe 1:
1:9         - 0 0 1
4:12        - 1 0 0
Gruppe 2:
6:14        - 1 1 0
Gruppe 3:
7:15        - 1 1 1

1:9         - 0 0 1
4:12:6:14   - 1 - 0
6:14:7:15   - 1 1 -

Gruppe 1:
8:12        1 - 0 0
Gruppe 2:
9:13        1 - 0 1

8:12:9:13   1 - 0 -

Gruppe 1:
4:6         0 1 - 0
Gruppe 2:
12:14       1 1 - 0
Gruppe 3:
1315        1 1 - 1

4:6:12:14       - 1 - 0
12:14:13:!5     1 1 - -

Gruppe 1:
8:9         1 0 0 -
Gruppe 2:
6:7         0 1 1 -
12:13       1 1 0 -
Gruppe 3:
14:15       1 1 1 -

8:9:12:13       1 - 0 -
6:7:14:15       - 1 1 -
12:13:14:!5     1 1 - -






1:9             - 0 0 1
4:12:6:14       - 1 - 0
6:14:7:15       - 1 1 -
8:12:9:13       1 - 0 -
4:6:12:14       - 1 - 0
12:14:13:!5     1 1 - -
8:9:12:13       1 - 0 -
6:7:14:15       - 1 1 -
12:13:14:!5     1 1 - -

1:9             - 0 0 1
4:12:6:14       - 1 - 0
4:6:12:14       - 1 - 0
6:14:7:15       - 1 1 -
6:7:14:15       - 1 1 -
8:12:9:13       1 - 0 -
8:9:12:13       1 - 0 -
12:14:13:!5     1 1 - -
12:13:14:!5     1 1 - -



1:9             - 0 0 1
4:12:6:14       - 1 - 0
6:14:7:15       - 1 1 -
8:12:9:13       1 - 0 -
12:14:13:!5     1 1 - -

                1   4   6   7   8   9   12  13  14  15
1:9             *                   *
4:12:6:14           *   *               *       *
6:14:7:15               *   *                  *   *
8:12:9:13                       *   *   *   *
12:14:13:!5                             *   *   *   *

                1   4   6   7   8   9   12  13  14  15
1:9             *                   *
4:12:6:14           *   *               *       *
6:14:7:15               *   *                  *   *
8:12:9:13                       *   *   *   *

1:9             - 0 0 1
4:12:6:14       - 1 - 0
6:14:7:15       - 1 1 -
8:12:9:13       1 - 0 -

        y <= (not x2 and not x1 and x0) or
                (x2 and not x0) or
                (x2 and x1) or
                (x3 and not x1);
library ieee;
use ieee.std_logic_1164.all;

entity quine20240106 is
port (
    x3, x2, x1, x0: in std_logic;
    y: out std_logic
);
end;

architecture behaviour of quine20240106 is
begin
        y <= (not x2 and not x1 and x0) or
                (x2 and not x0) or
                (x2 and x1) or
                (x3 and not x1);
end;

library ieee;
use ieee.std_logic_1164.all;

entity quine20240106testbench is
port (
    y: out std_logic
);
end;

architecture behaviour of quine20240106testbench is
    component quine20240106
    port (
        x3, x2, x1, x0: in std_logic;
        y: out std_logic
    );
    end component;
    signal x3, x2, x1, x0: std_logic;
begin
    sn: quine20240106 PORT MAP (x3=>x3, x2=>x2, x1=>x1, x0=>x0, y=>y);

    x0 <= '0' after 0 ns, '1' after 10 ns, '0' after 20 ns, '1' after 30 ns, '0' after 40 ns, '1' after 50 ns, '0' after 60 ns, '1' after 70 ns, '0' after 80 ns, '1' after 90 ns, '0' after 100 ns, '1' after 110 ns, '0' after 120 ns, '1' after 130 ns, '0' after 140 ns, '1' after 150 ns;

    x1 <= '0' after 0 ns, '0' after 10 ns, '1' after 20 ns, '1' after 30 ns, '0' after 40 ns, '0' after 50 ns, '1' after 60 ns, '1' after 70 ns, '0' after 80 ns, '0' after 90 ns, '1' after 100 ns, '1' after 110 ns, '0' after 120 ns, '0' after 130 ns, '1' after 140 ns, '1' after 150 ns;

    x2 <= '0' after 0 ns, '0' after 10 ns, '0' after 20 ns, '0' after 30 ns, '1' after 40 ns, '1' after 50 ns, '1' after 60 ns, '1' after 70 ns, '0' after 80 ns, '0' after 90 ns, '0' after 100 ns, '0' after 110 ns, '1' after 120 ns, '1' after 130 ns, '1' after 140 ns, '1' after 150 ns;

    x3 <= '0' after 0 ns, '0' after 10 ns, '0' after 20 ns, '0' after 30 ns, '0' after 40 ns, '0' after 50 ns, '0' after 60 ns, '0' after 70 ns, '1' after 80 ns, '1' after 90 ns, '1' after 100 ns, '1' after 110 ns, '1' after 120 ns, '1' after 130 ns, '1' after 140 ns, '1' after 150 ns;
end;

Image Screenshot_20240106_112716

library ieee;
use ieee.std_logic_1164.all;

entity quine20240106 is
port (
    x3, x2, x1, x0: in std_logic;
    y: out std_logic
);
end;

architecture behaviour of quine20240106 is
begin
        y <= (not x2 and not x1 and x0) or
                (x2 and not x0) or
                (x2 and x1) or
                (x3 and not x1);
end;

library ieee;
use ieee.std_logic_1164.all;

entity quine20240106testbench is
port (
    y: out std_logic
);
end;

architecture behaviour of quine20240106testbench is
    component quine20240106
    port (
        x3, x2, x1, x0: in std_logic;
        y: out std_logic
    );
    end component;
    signal x3, x2, x1, x0: std_logic;
begin
    sn: quine20240106 PORT MAP (x3=>x3, x2=>x2, x1=>x1, x0=>x0, y=>y);

    x0 <= '0' after 0 ns, '1' after 10 ns, '0' after 20 ns, '1' after 30 ns, '0' after 40 ns, '1' after 50 ns, '0' after 60 ns, '1' after 70 ns, '0' after 80 ns, '1' after 90 ns, '0' after 100 ns, '1' after 110 ns, '0' after 120 ns, '1' after 130 ns, '0' after 140 ns, '1' after 150 ns;

    x1 <= '0' after 0 ns, '0' after 10 ns, '1' after 20 ns, '1' after 30 ns, '0' after 40 ns, '0' after 50 ns, '1' after 60 ns, '1' after 70 ns, '0' after 80 ns, '0' after 90 ns, '1' after 100 ns, '1' after 110 ns, '0' after 120 ns, '0' after 130 ns, '1' after 140 ns, '1' after 150 ns;

    x2 <= '0' after 0 ns, '0' after 10 ns, '0' after 20 ns, '0' after 30 ns, '1' after 40 ns, '1' after 50 ns, '1' after 60 ns, '1' after 70 ns, '0' after 80 ns, '0' after 90 ns, '0' after 100 ns, '0' after 110 ns, '1' after 120 ns, '1' after 130 ns, '1' after 140 ns, '1' after 150 ns;

    x3 <= '0' after 0 ns, '0' after 10 ns, '0' after 20 ns, '0' after 30 ns, '0' after 40 ns, '0' after 50 ns, '0' after 60 ns, '0' after 70 ns, '1' after 80 ns, '1' after 90 ns, '1' after 100 ns, '1' after 110 ns, '1' after 120 ns, '1' after 130 ns, '1' after 140 ns, '1' after 150 ns;
end;

Image quine20240106